summaryrefslogtreecommitdiff
path: root/opcodes/aarch64-tbl.h
Commit message (Expand)AuthorAgeFilesLines
...
* aarch64: [SME] Add MOV and MOVA instructionsPrzemyslaw Wirkus2021-11-171-0/+19
* aarch64: [SME] Add SME instructionsPrzemyslaw Wirkus2021-11-171-0/+83
* aarch64: [SME] Add +sme option to -marchPrzemyslaw Wirkus2021-11-171-0/+11
* opcodes: constify aarch64_opcode_tablesMike Frysinger2021-07-011-1/+1
* AArch64: Fix Atomic LD64/ST64 classification.Tejas Belagod2021-04-091-4/+4
* aarch64: Remove support for CSREKyrylo Tkachov2021-01-111-7/+0
* Update year range in copyright notice of binutils filesAlan Modra2021-01-011-1/+1
* aarch64: Extract Condition flag manipulation feature from Armv8.4-APrzemyslaw Wirkus2020-11-161-4/+9
* aarch64: Allow LS64 feature with Armv8.6Przemyslaw Wirkus2020-11-111-1/+1
* aarch64: Limit Rt register number for LS64 load/store instructionsPrzemyslaw Wirkus2020-11-091-4/+5
* aarch64: Extract Pointer Authentication feature from Armv8.3-APrzemyslaw Wirkus2020-11-061-33/+38
* [PATCH][GAS] aarch64: Add atomic 64-byte load/store instructions for Armv8.7Przemyslaw Wirkus2020-11-031-2/+16
* [PATCH][GAS] aarch64: Add WFIT instruction for Armv8.7-aPrzemyslaw Wirkus2020-10-301-0/+1
* aarch64: Add CSR PDEC instructionPrzemyslaw Wirkus2020-10-281-0/+8
* aarch64: Add WFET instruction for Armv8.7-aPrzemyslaw Wirkus2020-10-281-0/+1
* aarch64: Add DSB instruction Armv8.7-a variantPrzemyslaw Wirkus2020-10-281-0/+5
* aarch64: Add basic support for armv8.7-a architecturePrzemyslaw Wirkus2020-10-281-0/+3
* aarch64: Add support for Armv8-R DFB aliasAlex Coplan2020-09-081-0/+6
* AArch64: add GAS support for UDF instructionAlex Coplan2020-04-301-0/+3
* [AArch64, Binutils] Add missing TSB instructionSudakshina Das2020-04-201-2/+3
* [AArch64, Binutils] Make hint space instructions valid for Armv8-aSudakshina Das2020-04-201-30/+17
* aarch64: Fix MOVPRFX markup for bf16 conversionsRichard Sandiford2020-01-311-2/+2
* AArch64: Fix cfinv disassembly issuesTamar Christina2020-01-271-1/+8
* Arm64: correct address index operands for LD1RO{H,W,D}Jan Beulich2020-01-031-4/+4
* Arm64: correct {su,us}dot SIMD encodingsJan Beulich2020-01-031-3/+3
* Arm64: correct uzp{1,2} mnemonicsJan Beulich2020-01-031-2/+2
* Arm64: correct 64-bit element fmmla encodingJan Beulich2020-01-031-1/+1
* Update year range in copyright notice of binutils filesAlan Modra2020-01-011-1/+1
* Arm64: simplify Crypto arch extension handlingJan Beulich2019-12-051-12/+0
* Arm64: SVE2's smaxp/sminp require operands 1 and 3 to be the same registerJan Beulich2019-11-111-2/+2
* [gas][aarch64] Add the v8.6 Data Gathering Hint mnemonic [10/X]Matthew Malcomson2019-11-071-0/+5
* [binutils][aarch64] Matrix Multiply extension enablement [8/X]Matthew Malcomson2019-11-071-0/+74
* [binutils][aarch64] Bfloat16 enablement [2/X]Matthew Malcomson2019-11-071-0/+80
* [gas][aarch64] Armv8.6-a option [1/X]Matthew Malcomson2019-11-071-0/+3
* Modify the ARNM assembler to accept the omission of the immediate argument fo...Delia Burduv2019-10-301-1/+1
* [AArch64] Allow MOVPRFX to be used with FMOVRichard Sandiford2019-07-021-1/+1
* [AArch64] Add missing C_MAX_ELEM flags for SVE conversionsRichard Sandiford2019-07-021-28/+28
* [gas][aarch64][SVE2] Fix pmull{t,b} requirement on SVE2-AESMatthew Malcomson2019-07-011-5/+10
* [binutils][aarch64] Add SVE2 instructions.Matthew Malcomson2019-05-091-0/+419
* [binutils][aarch64] New SVE_SHLIMM_UNPRED_22 operand.Matthew Malcomson2019-05-091-0/+3
* [binutils][aarch64] New SVE_Zm4_11_INDEX operand.Matthew Malcomson2019-05-091-0/+3
* [binutils][aarch64] New SVE_SHRIMM_UNPRED_22 operand.Matthew Malcomson2019-05-091-2/+5
* [binutils][aarch64] New SVE_ADDR_ZX operand.Matthew Malcomson2019-05-091-0/+3
* [binutils][aarch64] New SVE_Zm3_11_INDEX operand.Matthew Malcomson2019-05-091-0/+3
* [binutils][aarch64] Introduce SVE_IMM_ROT3 operand.Matthew Malcomson2019-05-091-0/+2
* [binutils][aarch64] SVE2 feature extension flags.Matthew Malcomson2019-05-091-0/+36
* [BINUTILS, AArch64] Enable Transactional Memory ExtensionSudakshina Das2019-05-011-0/+18
* [BINUTILS, AArch64, 2/2] Update Store Allocation Tag instructionsSudakshina Das2019-04-111-9/+12
* [BINUTILS, AArch64, 1/2] Add new LDGM/STGM instructionSudakshina Das2019-04-111-0/+2
* AArch64: Add verifier for By elem Single and Double sized instructions.Tamar Christina2019-02-071-8/+10