summaryrefslogtreecommitdiff
path: root/opcodes/aarch64-tbl.h
Commit message (Expand)AuthorAgeFilesLines
...
* AArch64: Update encodings for stg, st2g, stzg and st2zg.Sudi Das2019-01-251-10/+10
* AArch64: Add new STZGM instruction for Armv8.5-A Memory Tagging Extension.Sudi Das2019-01-251-0/+1
* AArch64: Remove ldgv and stgv instructions from Armv8.5-A Memory Tagging Exte...Sudi Das2019-01-251-4/+0
* Update year range in copyright notice of binutils filesAlan Modra2019-01-011-1/+1
* [aarch64] - Only use MOV for disassembly when shifter op is LSL #0Egeyar Bagcioglu2018-12-031-1/+1
* [BINUTILS, AARCH64, 6/8] Add Tag getting instruction in Memory Tagging ExtensionSudakshina Das2018-11-121-0/+4
* [BINUTILS, AARCH64, 5/8] Add Tag getting instruction in Memory Tagging ExtensionSudakshina Das2018-11-121-0/+7
* [BINUTILS, AARCH64, 4/8] Add Tag setting instructions in Memory Tagging Exten...Sudakshina Das2018-11-121-0/+27
* [BINUTILS, AARCH64, 3/8] Add Pointer Arithmetic instructions in Memory Taggin...Sudakshina Das2018-11-121-0/+3
* [BINUTILS, AARCH64, 2/8] Add Tag generation instructions in Memory Tagging Ex...Sudakshina Das2018-11-121-0/+14
* [BINUTILS, AARCH64, 1/8] Add support for Memory Tagging Extension for ARMv8.5-ASudakshina Das2018-11-121-0/+5
* [PATCH, BINUTILS, AARCH64, 7/9] Add BTI instructionSudakshina Das2018-10-091-0/+8
* [PATCH, BINUTILS, AARCH64, 4/9] Add Execution and Data Restriction instructionsSudakshina Das2018-10-091-0/+10
* [PATCH, BINUTILS, AARCH64, 3/9] Add instruction SB for ARMv8.5-ASudakshina Das2018-10-091-0/+6
* [PATCH, BINUTILS, AARCH64, 2/9] Add Data procoessing instructions for ARMv8.5-ASudakshina Das2018-10-091-0/+21
* [PATCH, BINUTILS, AARCH64, 1/9] Add -march=armv8.5-a and related internal fea...Sudakshina Das2018-10-091-0/+6
* AArch64: Mark sve instructions that require MOVPRFX constraintsTamar Christina2018-10-031-231/+234
* This patch adds support for the SSBB and PSSBB speculation barrier instructio...Nick Clifton2018-07-121-1/+3
* Add remainder of Em16 restrictions for AArch64 gas.Tamar Christina2018-07-121-26/+26
* Fix SBO bit in disassembly mask for ldrah on AArch64.Tamar Christina2018-07-061-1/+1
* Fix AArch64 encodings for by element instructions.Tamar Christina2018-06-291-22/+24
* Correct negs aliasing on AArch64.Tamar Christina2018-06-221-1/+1
* Prevent undefined FMOV instructions being accepted by the AArch64 assembler.Egeyar Bagcioglu2018-06-081-2/+16
* Fix disassembly mask for vector sdot on AArch64.Tamar Christina2018-05-161-2/+2
* Implement Read/Write constraints on system registers on AArch64Tamar Christina2018-05-151-3/+3
* Fix the mask for the sqrdml(a|s)h instructions.Tamar Christina2018-04-251-2/+2
* Enhance the AARCH64 assembler to support LDFF1xx instructions which use REG+R...Nick Clifton2018-03-281-0/+26
* Add support for the AArch64's CSDB instruction.James Greenhalgh2018-01-091-0/+1
* Update year range in copyright notice of binutils filesAlan Modra2018-01-031-1/+1
* Correct disassembly of dot product instructions.Tamar Christina2017-12-191-2/+2
* Add new AArch64 FP16 FM{A|S} instructions.Tamar Christina2017-11-161-2/+2
* Correct AArch64 crypto dependencies.Tamar Christina2017-11-161-4/+6
* Add assembler and disassembler support for the new Armv8.4-a instructions for...Tamar Christina2017-11-161-1/+60
* Add the operand encoding types for the new Armv8.2-a back-ported instructions...Tamar Christina2017-11-091-0/+90
* Adds the new Fields and Operand types for the new instructions in Armv8.4-a.Tamar Christina2017-11-091-2/+10
* Split the ARM Crypto ISA extensions for AES and SHA1+2 into their own options...Tamar Christina2017-11-091-0/+27
* Split the AArch64 Crypto instructions for AES and SHA1+2 into their own optio...Nick Clifton2017-11-081-17/+28
* [AArch64] Add dot product support for AArch64 to binutilsTamar Christina2017-06-281-0/+24
* Fix detection of illegal AArch64 opcodes that resemble LD1R, LD2R, LD3R and L...Nick Clifton2017-04-211-8/+8
* [AArch64] Additional SVE instructionsRichard Sandiford2017-02-241-96/+230
* [AArch64] Add a "compnum" featureRichard Sandiford2017-02-241-6/+8
* [AArch64] Add separate feature flag for weaker release consistent load insnsSzabolcs Nagy2017-01-041-3/+8
* Update year range in copyright notice of all files.Alan Modra2017-01-021-1/+1
* [Binutils][AARCH64]Remove Cn register for coprocessor CRn, CRm fieldRenlin Li2016-12-131-6/+6
* [AArch64] Add ARMv8.3 FCMLA and FCADD instructionsSzabolcs Nagy2016-11-181-0/+30
* [AArch64] Add ARMv8.3 weaker release consistency load instructionsSzabolcs Nagy2016-11-181-0/+3
* [AArch64] Add ARMv8.3 javascript floating-point conversion instructionSzabolcs Nagy2016-11-181-0/+10
* [AArch64] Add ARMv8.3 combined pointer authentication load instructionsSzabolcs Nagy2016-11-181-0/+11
* [AArch64] Add ARMv8.3 combined pointer authentication branch instructionsSzabolcs Nagy2016-11-111-0/+12
* [AArch64] Add ARMv8.3 PACGA instructionSzabolcs Nagy2016-11-111-0/+3