blob: 6f8560e600f7ecd12ebbf184880f9c3148811064 (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
|
/* Copyright (c) 2014 The Chromium OS Authors. All rights reserved.
* Use of this source code is governed by a BSD-style license that can be
* found in the LICENSE file.
*/
/* KXCJ9 gsensor module for Chrome EC */
#ifndef __CROS_EC_ACCEL_KXCJ9_H
#define __CROS_EC_ACCEL_KXCJ9_H
#include "task.h"
/*
* 7-bit address is 000111Xb. Where 'X' is determined
* by the voltage on the ADDR pin.
*/
#define KXCJ9_ADDR0 0x1c
#define KXCJ9_ADDR1 0x1e
/* Chip-specific registers */
#define KXCJ9_XOUT_L 0x06
#define KXCJ9_XOUT_H 0x07
#define KXCJ9_YOUT_L 0x08
#define KXCJ9_YOUT_H 0x09
#define KXCJ9_ZOUT_L 0x0a
#define KXCJ9_ZOUT_H 0x0b
#define KXCJ9_DCST_RESP 0x0c
#define KXCJ9_WHOAMI 0x0f
#define KXCJ9_INT_SRC1 0x16
#define KXCJ9_INT_SRC2 0x17
#define KXCJ9_STATUS 0x18
#define KXCJ9_INT_REL 0x1a
#define KXCJ9_CTRL1 0x1b
#define KXCJ9_CTRL2 0x1d
#define KXCJ9_INT_CTRL1 0x1e
#define KXCJ9_INT_CTRL2 0x1f
#define KXCJ9_DATA_CTRL 0x21
#define KXCJ9_WAKEUP_TIMER 0x29
#define KXCJ9_SELF_TEST 0x3a
#define KXCJ9_WAKEUP_THRESHOLD 0x6a
#define KXCJ9_INT_SRC1_WUFS (1 << 1)
#define KXCJ9_INT_SRC1_DRDY (1 << 4)
#define KXCJ9_INT_SRC2_ZPWU (1 << 0)
#define KXCJ9_INT_SRC2_ZNWU (1 << 1)
#define KXCJ9_INT_SRC2_YPWU (1 << 2)
#define KXCJ9_INT_SRC2_YNWU (1 << 3)
#define KXCJ9_INT_SRC2_XPWU (1 << 4)
#define KXCJ9_INT_SRC2_XNWU (1 << 5)
#define KXCJ9_STATUS_INT (1 << 4)
#define KXCJ9_CTRL1_WUFE (1 << 1)
#define KXCJ9_CTRL1_DRDYE (1 << 5)
#define KXCJ9_CTRL1_PC1 (1 << 7)
#define KXCJ9_GSEL_2G (0 << 3)
#define KXCJ9_GSEL_4G (1 << 3)
#define KXCJ9_GSEL_8G (2 << 3)
#define KXCJ9_GSEL_8G_14BIT (3 << 3)
#define KXCJ9_GSEL_ALL (3 << 3)
#define KXCJ9_RES_8BIT (0 << 6)
#define KXCJ9_RES_12BIT (1 << 6)
#define KXCJ9_CTRL2_OWUF (7 << 0)
#define KXCJ9_CTRL2_DCST (1 << 4)
#define KXCJ9_CTRL2_SRST (1 << 7)
#define KXCJ9_OWUF_0_781HZ 0
#define KXCJ9_OWUF_1_563HZ 1
#define KXCJ9_OWUF_3_125HZ 2
#define KXCJ9_OWUF_6_250HZ 3
#define KXCJ9_OWUF_12_50HZ 4
#define KXCJ9_OWUF_25_00HZ 5
#define KXCJ9_OWUF_50_00HZ 6
#define KXCJ9_OWUF_100_0HZ 7
#define KXCJ9_INT_CTRL1_IEL (1 << 3)
#define KXCJ9_INT_CTRL1_IEA (1 << 4)
#define KXCJ9_INT_CTRL1_IEN (1 << 5)
#define KXCJ9_INT_CTRL2_ZPWUE (1 << 0)
#define KXCJ9_INT_CTRL2_ZNWUE (1 << 1)
#define KXCJ9_INT_CTRL2_YPWUE (1 << 2)
#define KXCJ9_INT_CTRL2_YNWUE (1 << 3)
#define KXCJ9_INT_CTRL2_XPWUE (1 << 4)
#define KXCJ9_INT_CTRL2_XNWUE (1 << 5)
#define KXCJ9_OSA_0_000HZ 0
#define KXCJ9_OSA_0_781HZ 8
#define KXCJ9_OSA_1_563HZ 9
#define KXCJ9_OSA_3_125HZ 0xa
#define KXCJ9_OSA_6_250HZ 0xb
#define KXCJ9_OSA_12_50HZ 0
#define KXCJ9_OSA_25_00HZ 1
#define KXCJ9_OSA_50_00HZ 2
#define KXCJ9_OSA_100_0HZ 3
#define KXCJ9_OSA_200_0HZ 4
#define KXCJ9_OSA_400_0HZ 5
#define KXCJ9_OSA_800_0HZ 6
#define KXCJ9_OSA_1600_HZ 7
struct kxcj9_data {
/* Current range of accelerometer. */
int sensor_range;
/* Current output data rate of accelerometer. */
int sensor_datarate;
/* Current resolution of accelerometer. */
int sensor_resolution;
/* Device address. */
int accel_addr;
int16_t offset[3];
};
extern const struct accelgyro_drv kxcj9_drv;
#endif /* __CROS_EC_ACCEL_KXCJ9_H */
|