summaryrefslogtreecommitdiff
path: root/gas
Commit message (Expand)AuthorAgeFilesLines
...
* x86: add more VexWIGJan Beulich2018-11-069-18/+70
* Correct ChangeLog entries for PR gas/23854 commitH.J. Lu2018-11-051-1/+1
* x86: Disable GOT relaxation with data prefixH.J. Lu2018-11-053-7/+15
* Fix ld action in run_dump_testThomas Preud'homme2018-11-012-0/+13
* [GAS][ARM] Fix ARMv8.1 AdvSIMD testismAndre Vieira2018-10-312-1/+4
* [GAS][ARM] Fix UDF testismAndre Vieira2018-10-312-23/+23
* [GAS][ARM] Fix failing Armv1 testAndre Vieira2018-10-312-18/+23
* Move struc-symbol.h to symbols.cAlan Modra2018-10-2931-326/+353
* Correct ChangeLogAlan Modra2018-10-281-1/+1
* PR23837, Segmentation fault in resolve_symbol_valueAlan Modra2018-10-282-2/+8
* S/390: Support vector alignment hintsAndreas Krebbel2018-10-233-0/+31
* S12Z: Handle 16 bit fixups which are constant.John Darrington2018-10-232-0/+8
* gas simple-forward testAlan Modra2018-10-225-2/+36
* Apply alpha BFD_RELOC_8 fixupsAlan Modra2018-10-224-4/+15
* PR23040, .uleb128 directive doesn't accept some valid expressionsAlan Modra2018-10-224-20/+48
* PR23800, .eqv doesn't always defer expression evaluationAlan Modra2018-10-206-1/+55
* Arm: Skip new binary decode tests on pe targetsTamar Christina2018-10-193-2/+7
* Arm: Fix disassembler crashing on -b binary when thumb file and thumb not for...Tamar Christina2018-10-194-0/+17
* This set of changes clarifies the conditions for the R5900 short loop fix and...Fredrik Noring2018-10-194-10/+71
* AArch64: Fix error checking for SIMD udot (by element)Matthew Malcomson2018-10-164-0/+28
* BFD_INIT_MAGICAlan Modra2018-10-152-1/+8
* x86: add {,V}MOVQ cases to xmmword testJan Beulich2018-10-113-0/+19
* x86: fold Size{16,32,64} template attributesJan Beulich2018-10-102-6/+11
* [PATCH, BINUTULS, AARCH64, 9/9] Add SSBS to MSR/MRSSudakshina Das2018-10-0910-0/+220
* [PATCH, BINUTILS, AARCH64, 8/9] Add SCXTNUM_ELx and ID_PFR2_EL1 system registersSudakshina Das2018-10-094-0/+25
* [PATCH, BINUTILS, AARCH64, 7/9] Add BTI instructionSudakshina Das2018-10-097-4/+95
* [PATCH, BINUTILS, AARCH64, 6/9] Add Random number instructionsSudakshina Das2018-10-096-1/+19
* [PATCH, BINUTILS, AARCH64, 5/9] Add DC CVADP instructionSudakshina Das2018-10-094-0/+9
* [PATCH, BINUTILS, AARCH64, 4/9] Add Execution and Data Restriction instructionsSudakshina Das2018-10-099-0/+78
* [PATCH, BINUTILS, AARCH64, 3/9] Add instruction SB for ARMv8.5-ASudakshina Das2018-10-096-0/+40
* [PATCH, BINUTILS, AARCH64, 2/9] Add Data procoessing instructions for ARMv8.5-ASudakshina Das2018-10-093-0/+55
* [PATCH, BINUTILS, AARCH64, 1/9] Add -march=armv8.5-a and related internal fea...Sudakshina Das2018-10-093-1/+9
* x86: Add Intel ENCLV to assembler and disassemblerH.J. Lu2018-10-055-0/+11
* [Arm, 3/3] Add Execution and Data Prediction instructions for AArch32Sudakshina Das2018-10-058-0/+63
* [Arm, 2/3] Add instruction SB for AArch32Sudakshina Das2018-10-0510-0/+83
* [Arm, 1/3] Add -march=armv8.5-a and related internal feature macros to AArch32Sudakshina Das2018-10-054-0/+27
* or1k: Add OpenRISC gas documentationStafford Horne2018-10-056-0/+321
* or1k: Add the l.muld, l.muldu, l.macu, l.msbu insnsRichard Henderson2018-10-053-0/+52
* or1k: Add the l.adrp insn and supporting relocationsStafford Horne2018-10-058-0/+73
* or1k: Add relocations for high-signed and low-storesRichard Henderson2018-10-058-8/+159
* AArch64: Add MOVPRFX tests and update testsuiteTamar Christina2018-10-0372-0/+949
* AArch64: Constraint disassembler and assembler changes.Tamar Christina2018-10-036-245/+261
* AArch64: Close sequences at the end of sectionsTamar Christina2018-10-033-0/+27
* AArch64: Add SVE constraints verifier.Tamar Christina2018-10-032-2/+8
* AArch64: Wire through instr_sequenceTamar Christina2018-10-033-8/+34
* RISC-V: Add fence.tso instructionPalmer Dabbelt2018-10-023-0/+18
* Skip broken assembler test on Windows host.Sandra Loosemore2018-09-262-1/+10
* S/390: Fix symbolic displacement in layAndreas Krebbel2018-09-254-1/+8
* Correct ChangeLog entry for commit b8426d169d3f8aH.J. Lu2018-09-211-1/+1
* gas: Make bfin-parse.c/rl78-parse.c/rx-parse.c depend on bfd/reloc.cH.J. Lu2018-09-213-6/+14