summaryrefslogtreecommitdiff
diff options
context:
space:
mode:
authorIoana Ciornei <ioana.ciornei@nxp.com>2023-03-15 13:04:16 +0200
committerPeng Fan <peng.fan@nxp.com>2023-04-04 17:31:46 +0800
commitdea0f1a27fb51d1775586c10ae080335d467d49c (patch)
treeaaf9d6925ff7287b2566f9f336f6bb97bb0c71aa
parent853493b9f9d6b2ca9ebf239820ba0636b5a957e7 (diff)
downloadu-boot-dea0f1a27fb51d1775586c10ae080335d467d49c.tar.gz
arch: arm: dts: fsl-lx2160a.dtsi: sync serial nodes with Linux
Sync the serial nodes of the LX2160A based boards with their representation in Linux. We also imported the clockgen and sysclk nodes which are dependencies. Signed-off-by: Ioana Ciornei <ioana.ciornei@nxp.com> Signed-off-by: Peng Fan <peng.fan@nxp.com>
-rw-r--r--arch/arm/dts/fsl-lx2160a-qds.dtsi11
-rw-r--r--arch/arm/dts/fsl-lx2160a-rdb.dts11
-rw-r--r--arch/arm/dts/fsl-lx2160a.dtsi22
3 files changed, 33 insertions, 11 deletions
diff --git a/arch/arm/dts/fsl-lx2160a-qds.dtsi b/arch/arm/dts/fsl-lx2160a-qds.dtsi
index 6635c52585..e96605b1b4 100644
--- a/arch/arm/dts/fsl-lx2160a-qds.dtsi
+++ b/arch/arm/dts/fsl-lx2160a-qds.dtsi
@@ -2,7 +2,7 @@
/*
* NXP LX2160AQDS common device tree source
*
- * Copyright 2018-2020 NXP
+ * Copyright 2018-2020, 2023 NXP
*
*/
@@ -11,6 +11,7 @@
/ {
aliases {
spi0 = &fspi;
+ serial0 = &uart0;
};
};
@@ -286,3 +287,11 @@
&sata3 {
status = "okay";
};
+
+&uart0 {
+ status = "okay";
+};
+
+&uart1 {
+ status = "okay";
+};
diff --git a/arch/arm/dts/fsl-lx2160a-rdb.dts b/arch/arm/dts/fsl-lx2160a-rdb.dts
index 399409776e..aaa59598bd 100644
--- a/arch/arm/dts/fsl-lx2160a-rdb.dts
+++ b/arch/arm/dts/fsl-lx2160a-rdb.dts
@@ -5,7 +5,7 @@
* Author: Priyanka Jain <priyanka.jain@nxp.com>
* Sriram Dash <sriram.dash@nxp.com>
*
- * Copyright 2018 NXP
+ * Copyright 2018, 2023 NXP
*
*/
@@ -18,6 +18,7 @@
compatible = "fsl,lx2160ardb", "fsl,lx2160a";
aliases {
spi0 = &fspi;
+ serial0 = &uart0;
};
};
@@ -137,3 +138,11 @@
&sata3 {
status = "okay";
};
+
+&uart0 {
+ status = "okay";
+};
+
+&uart1 {
+ status = "okay";
+};
diff --git a/arch/arm/dts/fsl-lx2160a.dtsi b/arch/arm/dts/fsl-lx2160a.dtsi
index 58a408d2dc..0b0f317f30 100644
--- a/arch/arm/dts/fsl-lx2160a.dtsi
+++ b/arch/arm/dts/fsl-lx2160a.dtsi
@@ -2,7 +2,7 @@
/*
* NXP lx2160a SOC common device tree source
*
- * Copyright 2018-2021 NXP
+ * Copyright 2018-2021, 2023 NXP
*
*/
@@ -35,30 +35,34 @@
dma-ranges = <0x0 0x0 0x0 0x0 0x10000 0x00000000>;
uart0: serial@21c0000 {
- compatible = "arm,pl011";
+ compatible = "arm,sbsa-uart","arm,pl011";
reg = <0x0 0x21c0000 0x0 0x1000>;
- clocks = <&clockgen 4 0>;
+ interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
+ current-speed = <115200>;
status = "disabled";
};
uart1: serial@21d0000 {
- compatible = "arm,pl011";
+ compatible = "arm,sbsa-uart","arm,pl011";
reg = <0x0 0x21d0000 0x0 0x1000>;
- clocks = <&clockgen 4 0>;
+ interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
+ current-speed = <115200>;
status = "disabled";
};
uart2: serial@21e0000 {
- compatible = "arm,pl011";
+ compatible = "arm,sbsa-uart","arm,pl011";
reg = <0x0 0x21e0000 0x0 0x1000>;
- clocks = <&clockgen 4 0>;
+ interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
+ current-speed = <115200>;
status = "disabled";
};
uart3: serial@21f0000 {
- compatible = "arm,pl011";
+ compatible = "arm,sbsa-uart","arm,pl011";
reg = <0x0 0x21f0000 0x0 0x1000>;
- clocks = <&clockgen 4 0>;
+ interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
+ current-speed = <115200>;
status = "disabled";
};
};