summaryrefslogtreecommitdiff
path: root/gcc/testsuite/gcc.target/riscv/rvv/base/mov-10.c
blob: d628f594fb31822154019437b94a3be0dff9a202 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
/* { dg-do compile } */
/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */
/* { dg-final { check-function-bodies "**" "" } } */

#include "riscv_vector.h" 

/*
** mov1:
**	vsetvli\s+[a-x0-9]+,\s*zero,\s*e8,\s*mf8,\s*t[au],\s*m[au]
**	vle8\.v\tv1,0\s*\([a-x0-9]+\)
**  ...
**  vmv1r\.v\tv2,v1
**	...
**  ret
*/
void mov1 (int8_t *in, int8_t *out) 
{ 
 register vint8mf8_t v1 asm("v1") = *(vint8mf8_t*)in; 
 asm volatile ("# %0"::"vr"(v1)); 
 register vint8mf8_t v2 asm("v2") = v1; 
 *(vint8mf8_t*)out = v2; 
 asm volatile ("# %0"::"vr"(v2)); 
}

/*
** mov2:
**	vsetvli\s+[a-x0-9]+,\s*zero,\s*e8,\s*mf4,\s*t[au],\s*m[au]
**	vle8\.v\tv1,0\s*\([a-x0-9]+\)
**	...
**  vmv1r\.v\tv2,v1
**	...
**  ret
*/
void mov2 (int8_t *in, int8_t *out) 
{ 
 register vint8mf4_t v1 asm("v1") = *(vint8mf4_t*)in; 
 asm volatile ("# %0"::"vr"(v1)); 
 register vint8mf4_t v2 asm("v2") = v1; 
 *(vint8mf4_t*)out = v2; 
 asm volatile ("# %0"::"vr"(v2)); 
}

/*
** mov3:
**	vsetvli\s+[a-x0-9]+,\s*zero,\s*e8,\s*mf2,\s*t[au],\s*m[au]
**	vle8\.v\tv1,0\s*\([a-x0-9]+\)
**	...
**  vmv1r\.v\tv2,v1
**	...
**  ret
*/
void mov3 (int8_t *in, int8_t *out) 
{ 
 register vint8mf2_t v1 asm("v1") = *(vint8mf2_t*)in; 
 asm volatile ("# %0"::"vr"(v1)); 
 register vint8mf2_t v2 asm("v2") = v1; 
 *(vint8mf2_t*)out = v2; 
 asm volatile ("# %0"::"vr"(v2)); 
}

/*
** mov4:
**	vl1re8\.v\tv1,0\s*\([a-x0-9]+\)
**	...
**  vmv1r\.v\tv2,v1
**	...
**  ret
*/
void mov4 (int8_t *in, int8_t *out) 
{ 
 register vint8m1_t v1 asm("v1") = *(vint8m1_t*)in; 
 asm volatile ("# %0"::"vr"(v1)); 
 register vint8m1_t v2 asm("v2") = v1; 
 *(vint8m1_t*)out = v2; 
 asm volatile ("# %0"::"vr"(v2)); 
}

/*
** mov5:
**	vl2re8\.v\tv2,0\s*\([a-x0-9]+\)
**	...
**  vmv2r\.v\tv4,v2
**	...
**  ret
*/
void mov5 (int8_t *in, int8_t *out) 
{ 
 register vint8m2_t v2 asm("v2") = *(vint8m2_t*)in; 
 asm volatile ("# %0"::"vr"(v2)); 
 register vint8m2_t v4 asm("v4") = v2; 
 *(vint8m2_t*)out = v4; 
 asm volatile ("# %0"::"vr"(v4)); 
}

/*
** mov6:
**	vl4re8\.v\tv4,0\s*\([a-x0-9]+\)
**	...
**  vmv4r\.v\tv8,v4
**	...
**  ret
*/
void mov6 (int8_t *in, int8_t *out) 
{ 
 register vint8m4_t v4 asm("v4") = *(vint8m4_t*)in; 
 asm volatile ("# %0"::"vr"(v4)); 
 register vint8m4_t v8 asm("v8") = v4; 
 *(vint8m4_t*)out = v8; 
 asm volatile ("# %0"::"vr"(v8)); 
}

/*
** mov7:
**	vl8re8\.v\tv8,0\s*\([a-x0-9]+\)
**	...
**  vmv8r\.v\tv16,v8
**	...
**  ret
*/
void mov7 (int8_t *in, int8_t *out) 
{ 
 register vint8m8_t v8 asm("v8") = *(vint8m8_t*)in; 
 asm volatile ("# %0"::"vr"(v8)); 
 register vint8m8_t v16 asm("v16") = v8; 
 *(vint8m8_t*)out = v16; 
 asm volatile ("# %0"::"vr"(v16)); 
}

/*
** mov8:
**	vsetvli\s+[a-x0-9]+,\s*zero,\s*e16,\s*mf4,\s*t[au],\s*m[au]
**	vle16\.v\tv1,0\s*\([a-x0-9]+\)
**	...
**  vmv1r\.v\tv2,v1
**	...
**  ret
*/
void mov8 (int16_t *in, int16_t *out) 
{ 
 register vint16mf4_t v1 asm("v1") = *(vint16mf4_t*)in; 
 asm volatile ("# %0"::"vr"(v1)); 
 register vint16mf4_t v2 asm("v2") = v1; 
 *(vint16mf4_t*)out = v2; 
 asm volatile ("# %0"::"vr"(v2)); 
}

/*
** mov9:
**	vsetvli\s+[a-x0-9]+,\s*zero,\s*e16,\s*mf2,\s*t[au],\s*m[au]
**	vle16\.v\tv1,0\s*\([a-x0-9]+\)
**	...
**  vmv1r\.v\tv2,v1
**	...
**  ret
*/
void mov9 (int16_t *in, int16_t *out) 
{ 
 register vint16mf2_t v1 asm("v1") = *(vint16mf2_t*)in; 
 asm volatile ("# %0"::"vr"(v1)); 
 register vint16mf2_t v2 asm("v2") = v1; 
 *(vint16mf2_t*)out = v2; 
 asm volatile ("# %0"::"vr"(v2)); 
}

/*
** mov10:
**	vl1re16\.v\tv1,0\s*\([a-x0-9]+\)
**	...
**  vmv1r\.v\tv2,v1
**	...
**  ret
*/
void mov10 (int16_t *in, int16_t *out) 
{ 
 register vint16m1_t v1 asm("v1") = *(vint16m1_t*)in; 
 asm volatile ("# %0"::"vr"(v1)); 
 register vint16m1_t v2 asm("v2") = v1; 
 *(vint16m1_t*)out = v2; 
 asm volatile ("# %0"::"vr"(v2)); 
}

/*
** mov11:
**	vl2re16\.v\tv2,0\s*\([a-x0-9]+\)
**	...
**  vmv2r\.v\tv4,v2
**	...
**  ret
*/
void mov11 (int16_t *in, int16_t *out) 
{ 
 register vint16m2_t v2 asm("v2") = *(vint16m2_t*)in; 
 asm volatile ("# %0"::"vr"(v2)); 
 register vint16m2_t v4 asm("v4") = v2; 
 *(vint16m2_t*)out = v4; 
 asm volatile ("# %0"::"vr"(v4)); 
}

/*
** mov12:
**	vl4re16\.v\tv4,0\s*\([a-x0-9]+\)
**	...
**  vmv4r\.v\tv8,v4
**	...
**  ret
*/
void mov12 (int16_t *in, int16_t *out) 
{ 
 register vint16m4_t v4 asm("v4") = *(vint16m4_t*)in; 
 asm volatile ("# %0"::"vr"(v4)); 
 register vint16m4_t v8 asm("v8") = v4; 
 *(vint16m4_t*)out = v8; 
 asm volatile ("# %0"::"vr"(v8)); 
}

/*
** mov13:
**	vl8re16\.v\tv8,0\s*\([a-x0-9]+\)
**	...
**  vmv8r\.v\tv16,v8
**	...
**  ret
*/
void mov13 (int32_t *in, int32_t *out) 
{ 
 register vint16m8_t v8 asm("v8") = *(vint16m8_t*)in; 
 asm volatile ("# %0"::"vr"(v8)); 
 register vint16m8_t v16 asm("v16") = v8; 
 *(vint16m8_t*)out = v16; 
 asm volatile ("# %0"::"vr"(v16)); 
}

/*
** mov14:
**	vsetvli\s+[a-x0-9]+,\s*zero,\s*e32,\s*mf2,\s*t[au],\s*m[au]
**	vle32\.v\tv1,0\s*\([a-x0-9]+\)
**	...
**  vmv1r\.v\tv2,v1
**	...
**  ret
*/
void mov14 (int32_t *in, int32_t *out) 
{ 
 register vint32mf2_t v1 asm("v1") = *(vint32mf2_t*)in; 
 asm volatile ("# %0"::"vr"(v1)); 
 register vint32mf2_t v2 asm("v2") = v1; 
 *(vint32mf2_t*)out = v2; 
 asm volatile ("# %0"::"vr"(v2)); 
}

/*
** mov15:
**	vl1re32\.v\tv1,0\s*\([a-x0-9]+\)
**	...
**  vmv1r\.v\tv2,v1
**	...
**  ret
*/
void mov15 (int32_t *in, int32_t *out) 
{ 
 register vint32m1_t v1 asm("v1") = *(vint32m1_t*)in; 
 asm volatile ("# %0"::"vr"(v1)); 
 register vint32m1_t v2 asm("v2") = v1; 
 *(vint32m1_t*)out = v2; 
 asm volatile ("# %0"::"vr"(v2)); 
}

/*
** mov16:
**	vl2re32\.v\tv2,0\s*\([a-x0-9]+\)
**	...
**  vmv2r\.v\tv4,v2
**	...
**  ret
*/
void mov16 (int32_t *in, int32_t *out) 
{ 
 register vint32m2_t v2 asm("v2") = *(vint32m2_t*)in; 
 asm volatile ("# %0"::"vr"(v2)); 
 register vint32m2_t v4 asm("v4") = v2; 
 *(vint32m2_t*)out = v4; 
 asm volatile ("# %0"::"vr"(v4)); 
}

/*
** mov17:
**	vl4re32\.v\tv4,0\s*\([a-x0-9]+\)
**	...
**  vmv4r\.v\tv8,v4
**	...
**  ret
*/
void mov17 (int32_t *in, int32_t *out) 
{ 
 register vint32m4_t v4 asm("v4") = *(vint32m4_t*)in; 
 asm volatile ("# %0"::"vr"(v4)); 
 register vint32m4_t v8 asm("v8") = v4; 
 *(vint32m4_t*)out = v8; 
 asm volatile ("# %0"::"vr"(v8)); 
}

/*
** mov18:
**	vl8re32\.v\tv8,0\s*\([a-x0-9]+\)
**	...
**  vmv8r\.v\tv16,v8
**	...
**  ret
*/
void mov18 (int32_t *in, int32_t *out) 
{ 
 register vint32m8_t v8 asm("v8") = *(vint32m8_t*)in; 
 asm volatile ("# %0"::"vr"(v8)); 
 register vint32m8_t v16 asm("v16") = v8; 
 *(vint32m8_t*)out = v16; 
 asm volatile ("# %0"::"vr"(v16)); 
}

/*
** mov19:
**	vl1re64\.v\tv1,0\s*\([a-x0-9]+\)
**	...
**  vmv1r\.v\tv2,v1
**	...
**  ret
*/
void mov19 (int64_t *in, int64_t *out) 
{ 
 register vint64m1_t v1 asm("v1") = *(vint64m1_t*)in; 
 asm volatile ("# %0"::"vr"(v1)); 
 register vint64m1_t v2 asm("v2") = v1; 
 *(vint64m1_t*)out = v2; 
 asm volatile ("# %0"::"vr"(v2)); 
}

/*
** mov20:
**	vl2re64\.v\tv2,0\s*\([a-x0-9]+\)
**	...
**  vmv2r\.v\tv4,v2
**	...
**  ret
*/
void mov20 (int64_t *in, int64_t *out) 
{ 
 register vint64m2_t v2 asm("v2") = *(vint64m2_t*)in; 
 asm volatile ("# %0"::"vr"(v2)); 
 register vint64m2_t v4 asm("v4") = v2; 
 *(vint64m2_t*)out = v4; 
 asm volatile ("# %0"::"vr"(v4)); 
}

/*
** mov21:
**	vl4re64\.v\tv4,0\s*\([a-x0-9]+\)
**	...
**  vmv4r\.v\tv8,v4
**	...
**  ret
*/
void mov21 (int64_t *in, int64_t *out) 
{ 
 register vint64m4_t v4 asm("v4") = *(vint64m4_t*)in; 
 asm volatile ("# %0"::"vr"(v4)); 
 register vint64m4_t v8 asm("v8") = v4; 
 *(vint64m4_t*)out = v8; 
 asm volatile ("# %0"::"vr"(v8)); 
}

/*
** mov22:
**	vl8re64\.v\tv8,0\s*\([a-x0-9]+\)
**	...
**  vmv8r\.v\tv16,v8
**	...
**  ret
*/
void mov22 (int64_t *in, int64_t *out) 
{ 
 register vint64m8_t v8 asm("v8") = *(vint64m8_t*)in; 
 asm volatile ("# %0"::"vr"(v8)); 
 register vint64m8_t v16 asm("v16") = v8; 
 *(vint64m8_t*)out = v16; 
 asm volatile ("# %0"::"vr"(v16)); 
}