summaryrefslogtreecommitdiff
path: root/test
diff options
context:
space:
mode:
authorDinh Nguyen <dinguyen@kernel.org>2019-04-23 16:55:03 -0500
committerTom Rini <trini@konsulko.com>2019-05-05 08:48:50 -0400
commit84b124db3584d8b3f1a42c1506983323bce9983f (patch)
treeb343ae85d7c2600aca0edd911b4b01c6975ac4ad /test
parent2bac27ce945e8399ea2c1404310ead450c065819 (diff)
downloadu-boot-84b124db3584d8b3f1a42c1506983323bce9983f.tar.gz
dm: cache: Create a uclass for cache
The cache UCLASS will be used for configure settings that can be found in a CPU's L2 cache controller. Add a uclass and a test for cache. Reviewed-by: Simon Glass <sjg@chromium.org> Signed-off-by: Dinh Nguyen <dinguyen@kernel.org>
Diffstat (limited to 'test')
-rw-r--r--test/dm/cache.c20
1 files changed, 20 insertions, 0 deletions
diff --git a/test/dm/cache.c b/test/dm/cache.c
new file mode 100644
index 0000000000..d4144aab76
--- /dev/null
+++ b/test/dm/cache.c
@@ -0,0 +1,20 @@
+// SPDX-License-Identifier: GPL-2.0
+/*
+ * Copyright (C) 2019 Intel Corporation <www.intel.com>
+ */
+
+#include <common.h>
+#include <dm.h>
+#include <dm/test.h>
+
+static int dm_test_reset(struct unit_test_state *uts)
+{
+ struct udevice *dev_cache;
+ struct cache_info;
+
+ ut_assertok(uclass_get_device(UCLASS_CACHE, 0, &dev_cache));
+ ut_assertok(cache_get_info(dev, &info));
+
+ return 0;
+}
+DM_TEST(dm_test_reset, DM_TESTF_SCAN_FDT);