diff options
author | law <law@138bc75d-0d04-0410-961f-82ee72b054a4> | 1998-12-15 12:53:12 +0000 |
---|---|---|
committer | law <law@138bc75d-0d04-0410-961f-82ee72b054a4> | 1998-12-15 12:53:12 +0000 |
commit | 3eed8600853469f8622d11da1cef18592ef7e390 (patch) | |
tree | 38c97ce1c7e9dbd7203327b09c7437c1bbd21277 /gcc/config | |
parent | c98119cdccbc8190a72dd7d64996bf08e9de3756 (diff) | |
download | gcc-3eed8600853469f8622d11da1cef18592ef7e390.tar.gz |
* mn10200.md (abssf2, negsf2): New expanders.
* mn10300.md (absdf2, abssf2, negdf2, negsf2): New expanders.
git-svn-id: svn+ssh://gcc.gnu.org/svn/gcc/trunk@24330 138bc75d-0d04-0410-961f-82ee72b054a4
Diffstat (limited to 'gcc/config')
-rw-r--r-- | gcc/config/mn10200/mn10200.md | 71 | ||||
-rw-r--r-- | gcc/config/mn10300/mn10300.md | 121 |
2 files changed, 192 insertions, 0 deletions
diff --git a/gcc/config/mn10200/mn10200.md b/gcc/config/mn10200/mn10200.md index 1549fa4fab5..0bfdca43e82 100644 --- a/gcc/config/mn10200/mn10200.md +++ b/gcc/config/mn10200/mn10200.md @@ -1639,6 +1639,77 @@ [(set_attr "cc" "clobber")]) ;; ---------------------------------------------------------------------- +;; FP INSTRUCTIONS +;; ---------------------------------------------------------------------- +;; +;; The mn102 series does not have floating point instructions, but since +;; FP values are held in integer regs, we can clear the high bit easily +;; which gives us an efficient inline floating point absolute value. +;; +;; Similarly for negation of a FP value. +;; + +(define_expand "abssf2" + [(set (match_operand:SF 0 "register_operand" "") + (abs:SF (match_operand:SF 1 "register_operand" "")))] + "" + " +{ + rtx target, result, insns; + + start_sequence (); + target = operand_subword (operands[0], 0, 1, SFmode); + result = expand_binop (HImode, and_optab, + operand_subword_force (operands[1], 0, SFmode), + GEN_INT(0x7fff), target, 0, OPTAB_WIDEN); + + if (result == 0) + abort (); + + if (result != target) + emit_move_insn (result, target); + + emit_move_insn (operand_subword (operands[0], 1, 1, SFmode), + operand_subword_force (operands[1], 1, SFmode)); + + insns = get_insns (); + end_sequence (); + + emit_no_conflict_block (insns, operands[0], operands[1], 0, 0); + DONE; +}") + +(define_expand "negsf2" + [(set (match_operand:SF 0 "register_operand" "") + (neg:SF (match_operand:SF 1 "register_operand" "")))] + "" + " +{ + rtx target, result, insns; + + start_sequence (); + target = operand_subword (operands[0], 0, 1, SFmode); + result = expand_binop (HImode, xor_optab, + operand_subword_force (operands[1], 0, SFmode), + GEN_INT(0x8000), target, 0, OPTAB_WIDEN); + + if (result == 0) + abort (); + + if (result != target) + emit_move_insn (result, target); + + emit_move_insn (operand_subword (operands[0], 1, 1, SFmode), + operand_subword_force (operands[1], 1, SFmode)); + + insns = get_insns (); + end_sequence (); + + emit_no_conflict_block (insns, operands[0], operands[1], 0, 0); + DONE; +}") + +;; ---------------------------------------------------------------------- ;; PROLOGUE/EPILOGUE ;; ---------------------------------------------------------------------- (define_expand "prologue" diff --git a/gcc/config/mn10300/mn10300.md b/gcc/config/mn10300/mn10300.md index d3061ad54b8..0d4e522d863 100644 --- a/gcc/config/mn10300/mn10300.md +++ b/gcc/config/mn10300/mn10300.md @@ -1339,6 +1339,127 @@ [(set_attr "cc" "set_zn")]) ;; ---------------------------------------------------------------------- +;; FP INSTRUCTIONS +;; ---------------------------------------------------------------------- +;; +;; The mn103 series does not have floating point instructions, but since +;; FP values are held in integer regs, we can clear the high bit easily +;; which gives us an efficient inline floating point absolute value. +;; +;; Similarly for negation of a FP value. +;; + +(define_expand "absdf2" + [(set (match_operand:DF 0 "register_operand" "") + (abs:DF (match_operand:DF 1 "register_operand" "")))] + "" + " +{ + rtx target, result, insns; + + start_sequence (); + target = operand_subword (operands[0], 0, 1, DFmode); + result = expand_binop (SImode, and_optab, + operand_subword_force (operands[1], 0, DFmode), + GEN_INT(0x7fffffff), target, 0, OPTAB_WIDEN); + + if (result == 0) + abort (); + + if (result != target) + emit_move_insn (result, target); + + emit_move_insn (operand_subword (operands[0], 1, 1, DFmode), + operand_subword_force (operands[1], 1, DFmode)); + + insns = get_insns (); + end_sequence (); + + emit_no_conflict_block (insns, operands[0], operands[1], 0, 0); + DONE; +}") + +(define_expand "abssf2" + [(set (match_operand:SF 0 "register_operand" "") + (abs:SF (match_operand:SF 1 "register_operand" "")))] + "" + " +{ + rtx result; + rtx target; + + target = operand_subword_force (operands[0], 0, SFmode); + result = expand_binop (SImode, and_optab, + operand_subword_force (operands[1], 0, SFmode), + GEN_INT(0x7fffffff), target, 0, OPTAB_WIDEN); + if (result == 0) + abort (); + + if (result != target) + emit_move_insn (result, target); + + /* Make a place for REG_EQUAL. */ + emit_move_insn (operands[0], operands[0]); + DONE; +}") + + +(define_expand "negdf2" + [(set (match_operand:DF 0 "register_operand" "") + (neg:DF (match_operand:DF 1 "register_operand" "")))] + "" + " +{ + rtx target, result, insns; + + start_sequence (); + target = operand_subword (operands[0], 0, 1, DFmode); + result = expand_binop (SImode, xor_optab, + operand_subword_force (operands[1], 0, DFmode), + GEN_INT(0x80000000), target, 0, OPTAB_WIDEN); + + if (result == 0) + abort (); + + if (result != target) + emit_move_insn (result, target); + + emit_move_insn (operand_subword (operands[0], 1, 1, DFmode), + operand_subword_force (operands[1], 1, DFmode)); + + insns = get_insns (); + end_sequence (); + + emit_no_conflict_block (insns, operands[0], operands[1], 0, 0); + DONE; +}") + +(define_expand "negsf2" + [(set (match_operand:SF 0 "register_operand" "") + (neg:SF (match_operand:SF 1 "register_operand" "")))] + "" + " +{ + rtx result; + rtx target; + + target = operand_subword_force (operands[0], 0, SFmode); + result = expand_binop (SImode, xor_optab, + operand_subword_force (operands[1], 0, SFmode), + GEN_INT(0x80000000), target, 0, OPTAB_WIDEN); + if (result == 0) + abort (); + + if (result != target) + emit_move_insn (result, target); + + /* Make a place for REG_EQUAL. */ + emit_move_insn (operands[0], operands[0]); + DONE; +}") + + +;; ---------------------------------------------------------------------- ;; PROLOGUE/EPILOGUE ;; ---------------------------------------------------------------------- (define_expand "prologue" |