summaryrefslogtreecommitdiff
path: root/gas/ChangeLog
Commit message (Expand)AuthorAgeFilesLines
* [gas/ARM] Remove spurious commentsThomas Preud'homme2018-01-191-0/+5
* RISC-V: Fix bug in prior addi/c.nop patch.Jim Wilson2018-01-171-0/+5
* Replace CET bit with IBT and SHSTK bits.Igor Tsimbalist2018-01-171-0/+15
* Update translations for various binutils components.Nick Clifton2018-01-161-0/+4
* RISC-V: Add support for addi that compresses to c.nop.Jim Wilson2018-01-151-0/+5
* [ARM] Add new macro for Thumb-only opcodesThomas Preud'homme2018-01-151-0/+7
* [ARM] Enable conditional Armv8-M instructionsThomas Preud'homme2018-01-151-0/+7
* [ARM] No IT usage deprecation for ARMv8-MThomas Preud'homme2018-01-151-0/+12
* Update Ukranian translations for bfd, binutils, gas, gold, ld and opcodesNick Clifton2018-01-151-0/+4
* Update pot filesNick Clifton2018-01-131-0/+4
* Bump version number to 2.30.51Nick Clifton2018-01-131-0/+4
* Add note about 2.30 branch creation to changelogsNick Clifton2018-01-131-0/+1
* Add 2.30 markers to NEWS files.Nick Clifton2018-01-131-0/+4
* Fix compile time warning building aout targeted architectures.Gunther Nikl2018-01-121-0/+6
* Remove VL variants for 4FMAPS and 4VNNIW insns.Igor Tsimbalist2018-01-111-0/+20
* gas tc-arm.c warning fixAlan Modra2018-01-111-0/+5
* x86: fix Disp8 handling for scalar AVX512_4FMAPS insnsJan Beulich2018-01-101-0/+18
* x86: fix Disp8 handling for AVX512VL VPCMP*{B,W} variantsJan Beulich2018-01-101-0/+10
* RISC-V: Disassemble x0 based addresses as 0.Jim Wilson2018-01-091-0/+5
* [Arm] Add CSDB instructionJames Greenhalgh2018-01-091-0/+10
* Add support for the AArch64's CSDB instruction.James Greenhalgh2018-01-091-0/+5
* x86: Properly encode vmovd with 64-bit memeoryH.J. Lu2018-01-081-0/+9
* Add a description of the X86_64 assembler's .largcomm pseudo-op.Nick Clifton2018-01-081-0/+6
* RISC-V: Add 2 missing privileged registers.Jim Wilson2018-01-041-0/+5
* Update year range in copyright notice of binutils filesAlan Modra2018-01-031-0/+4
* ChangeLog rotationAlan Modra2018-01-031-4407/+2
* Fix typo in do_mrs function in ARM assembler.Nick Clifton2018-01-021-0/+6
* RISC-V: Add missing privileged spec registers.Jim Wilson2017-12-281-0/+4
* RISC-V: Add compressed instruction hints, and a few misc cleanups.Jim Wilson2017-12-201-0/+15
* Correct disassembly of dot product instructions.Tamar Christina2017-12-191-0/+6
* Add support for V_4B so we can properly reject it.Tamar Christina2017-12-191-0/+8
* Resolve PR 22493 - the encoding to be used when pushing the stack pointer ont...Nick Clifton2017-12-181-0/+6
* x86: fold certain AVX and AVX2 templatesJan Beulich2017-12-181-0/+9
* x86: fold RegXMM/RegYMM/RegZMM into RegSIMDJan Beulich2017-12-181-0/+18
* x86: drop FloatReg and FloatAccJan Beulich2017-12-181-0/+10
* x86: replace Reg8, Reg16, Reg32, and Reg64Jan Beulich2017-12-181-0/+20
* x86: Check pseudo prefix without instructionH.J. Lu2017-12-171-0/+9
* x86: correct operand type checksJan Beulich2017-12-151-0/+5
* x86: correct abort checkJan Beulich2017-12-151-0/+5
* Update the address of the FSF in the copyright notice of files which were usi...Nick Clifton2017-12-141-0/+10
* Add missing RISC-V fsrmi and fsflagsi instructions.Jim Wilson2017-12-131-0/+5
* This patch enables disassembler_needs_relocs for PRU. It is needed to print c...Dimitar Dimitrov2017-12-131-0/+6
* Don't mask X_add_number containing a register numberAlan Modra2017-12-121-0/+5
* gas: xtensa: fix comparison of trampoline chain symbolsMax Filippov2017-12-081-0/+6
* Documentation fixAlan Modra2017-12-041-0/+5
* Run powerpc vle gas tests for all powerpc ELF targetsAlan Modra2017-12-041-0/+21
* Fix for texinfo 4.8.Jim Wilson2017-12-031-0/+5
* Update and clean up RISC-V gas documentation.Jim Wilson2017-12-011-0/+11
* Use consistent types for holding instructions, instruction masks, etc.Peter Bergner2017-12-011-0/+12
* x86: drop Vec_Disp8Jan Beulich2017-11-301-0/+12