diff options
author | Michaƫl Zasso <targos@protonmail.com> | 2018-01-24 20:16:06 +0100 |
---|---|---|
committer | Myles Borins <mylesborins@google.com> | 2018-01-24 15:02:20 -0800 |
commit | 4c4af643e5042d615a60c6bbc05aee9d81b903e5 (patch) | |
tree | 3fb0a97988fe4439ae3ae06f26915d1dcf8cab92 /deps/v8/src/arm64/simulator-arm64.h | |
parent | fa9f31a4fda5a3782c652e56e394465805ebb50f (diff) | |
download | node-new-4c4af643e5042d615a60c6bbc05aee9d81b903e5.tar.gz |
deps: update V8 to 6.4.388.40
PR-URL: https://github.com/nodejs/node/pull/17489
Reviewed-By: Colin Ihrig <cjihrig@gmail.com>
Reviewed-By: Matteo Collina <matteo.collina@gmail.com>
Reviewed-By: Myles Borins <myles.borins@gmail.com>
Reviewed-By: Ali Ijaz Sheikh <ofrobots@google.com>
Diffstat (limited to 'deps/v8/src/arm64/simulator-arm64.h')
-rw-r--r-- | deps/v8/src/arm64/simulator-arm64.h | 11 |
1 files changed, 5 insertions, 6 deletions
diff --git a/deps/v8/src/arm64/simulator-arm64.h b/deps/v8/src/arm64/simulator-arm64.h index c82bdd8c7a..0411c0bc96 100644 --- a/deps/v8/src/arm64/simulator-arm64.h +++ b/deps/v8/src/arm64/simulator-arm64.h @@ -690,8 +690,7 @@ class Simulator : public DecoderVisitor { } explicit Simulator(Decoder<DispatchingDecoderVisitor>* decoder, - Isolate* isolate = NULL, - FILE* stream = stderr); + Isolate* isolate = nullptr, FILE* stream = stderr); Simulator(); ~Simulator(); @@ -1700,9 +1699,9 @@ class Simulator : public DecoderVisitor { LogicVRegister Table(VectorFormat vform, LogicVRegister dst, const LogicVRegister& ind, bool zero_out_of_bounds, const LogicVRegister* tab1, - const LogicVRegister* tab2 = NULL, - const LogicVRegister* tab3 = NULL, - const LogicVRegister* tab4 = NULL); + const LogicVRegister* tab2 = nullptr, + const LogicVRegister* tab3 = nullptr, + const LogicVRegister* tab4 = nullptr); LogicVRegister tbl(VectorFormat vform, LogicVRegister dst, const LogicVRegister& tab, const LogicVRegister& ind); LogicVRegister tbl(VectorFormat vform, LogicVRegister dst, @@ -2206,7 +2205,7 @@ class Simulator : public DecoderVisitor { // functions, or to save and restore it when entering and leaving generated // code. void AssertSupportedFPCR() { - DCHECK(fpcr().FZ() == 0); // No flush-to-zero support. + DCHECK_EQ(fpcr().FZ(), 0); // No flush-to-zero support. DCHECK(fpcr().RMode() == FPTieEven); // Ties-to-even rounding only. // The simulator does not support half-precision operations so fpcr().AHP() |