From 603e7b27608d67510d27ced841227d54c445ee95 Mon Sep 17 00:00:00 2001 From: Phil Edworthy Date: Tue, 15 Jan 2013 11:32:06 +0000 Subject: ARM: shmobile: r8a7779: Add PCIe clocks Signed-off-by: Phil Edworthy --- arch/arm/mach-shmobile/clock-r8a7779.c | 4 +++- 1 file changed, 3 insertions(+), 1 deletion(-) diff --git a/arch/arm/mach-shmobile/clock-r8a7779.c b/arch/arm/mach-shmobile/clock-r8a7779.c index a23c7b7ce1a7..85753c11c787 100644 --- a/arch/arm/mach-shmobile/clock-r8a7779.c +++ b/arch/arm/mach-shmobile/clock-r8a7779.c @@ -89,7 +89,7 @@ static struct clk div4_clks[DIV4_NR] = { enum { MSTP331, MSTP330, MSTP323, MSTP322, MSTP321, MSTP320, MSTP312, MSTP311, MSTP310, MSTP309, MSTP308, MSTP307, - MSTP120, MSTP115, MSTP114, MSTP110, MSTP109, + MSTP120, MSTP116, MSTP115, MSTP114, MSTP110, MSTP109, MSTP108, MSTP105, MSTP103, MSTP101, MSTP100, MSTP030, MSTP029, MSTP028, MSTP027, MSTP026, MSTP025, MSTP024, MSTP023, MSTP022, MSTP021, MSTP016, @@ -110,6 +110,7 @@ static struct clk mstp_clks[MSTP_NR] = { [MSTP308] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR3, 8, 0), /* SSI8 */ [MSTP307] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR3, 7, 0), /* SSI9 */ [MSTP120] = SH_CLK_MSTP32(&div4_clks[DIV4_S], MSTPCR1, 20, 0), /* VIN3 */ + [MSTP116] = SH_CLK_MSTP32(&div4_clks[DIV4_S], MSTPCR1, 16, 0), /* PCIe */ [MSTP115] = SH_CLK_MSTP32(&div4_clks[DIV4_S], MSTPCR1, 15, 0), /* SATA */ [MSTP114] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR1, 14, CLK_ENABLE_ON_INIT), /* ETH */ [MSTP110] = SH_CLK_MSTP32(&div4_clks[DIV4_S], MSTPCR1, 10, 0), /* VIN0 */ @@ -200,6 +201,7 @@ static struct clk_lookup lookups[] = { CLKDEV_DEV_ID("sh_mobile_sdhi.3", &mstp_clks[MSTP320]), /* SDHI3 */ CLKDEV_DEV_ID("sh-eth", &mstp_clks[MSTP114]), CLKDEV_DEV_ID("rcar_vin.3", &mstp_clks[MSTP120]), /* VIN3 */ + CLKDEV_CON_ID("pciec", &mstp_clks[MSTP116]), /* PCIe */ CLKDEV_CON_ID("sata", &mstp_clks[MSTP115]), /* SATA */ CLKDEV_DEV_ID("rcar_vin.0", &mstp_clks[MSTP110]), /* VIN0 */ CLKDEV_DEV_ID("rcar_vin.1", &mstp_clks[MSTP109]), /* VIN1 */ -- cgit v1.2.1