From 6f2ec76a256cfe067c69dc8c0e897b41e657e83b Mon Sep 17 00:00:00 2001 From: Randall Spangler Date: Fri, 12 Apr 2013 12:31:06 -0700 Subject: Remove unused GPIO macros All accesses use the _OFF variants. No need to have 2 ways of doing the same thing. BUG=chrome-os-partner:18343 BRANCH=none TEST=build all platforms Change-Id: I914e6dd9027bcf2268e33ae2e8cfb41093b0b05d Signed-off-by: Randall Spangler Reviewed-on: https://gerrit.chromium.org/gerrit/48032 Reviewed-by: Bill Richardson --- chip/stm32/registers.h | 26 +------------------------- 1 file changed, 1 insertion(+), 25 deletions(-) diff --git a/chip/stm32/registers.h b/chip/stm32/registers.h index 27d446b85c..c8f1fe0a5a 100644 --- a/chip/stm32/registers.h +++ b/chip/stm32/registers.h @@ -1,4 +1,4 @@ -/* Copyright (c) 2012 The Chromium OS Authors. All rights reserved. +/* Copyright (c) 2013 The Chromium OS Authors. All rights reserved. * Use of this source code is governed by a BSD-style license that can be * found in the LICENSE file. * @@ -175,11 +175,6 @@ #define GPIO_G STM32_GPIOG_BASE #define GPIO_H STM32_GPIOH_BASE -#define STM32_GPIO_REG32(l, offset) \ - REG32(STM32_CAT(STM32_GPIO, l, _BASE) + (offset)) -#define STM32_GPIO_REG16(l, offset) \ - REG16(STM32_CAT(STM32_GPIO, l, _BASE) + (offset)) - #if defined(CHIP_VARIANT_stm32l15x) #define STM32_GPIOA_BASE 0x40020000 #define STM32_GPIOB_BASE 0x40020400 @@ -188,17 +183,6 @@ #define STM32_GPIOE_BASE 0x40021000 #define STM32_GPIOH_BASE 0x40021400 -#define STM32_GPIO_MODER(l) STM32_GPIO_REG32(l, 0x00) -#define STM32_GPIO_OTYPER(l) STM32_GPIO_REG16(l, 0x04) -#define STM32_GPIO_OSPEEDR(l) STM32_GPIO_REG32(l, 0x08) -#define STM32_GPIO_PUPDR(l) STM32_GPIO_REG32(l, 0x0C) -#define STM32_GPIO_IDR(l) STM32_GPIO_REG16(l, 0x10) -#define STM32_GPIO_ODR(l) STM32_GPIO_REG16(l, 0x14) -#define STM32_GPIO_BSRR(l) STM32_GPIO_REG32(l, 0x18) -#define STM32_GPIO_LCKR(l) STM32_GPIO_REG32(l, 0x1C) -#define STM32_GPIO_AFRL(l) STM32_GPIO_REG32(l, 0x20) -#define STM32_GPIO_AFRH(l) STM32_GPIO_REG32(l, 0x24) - #define STM32_GPIO_MODER_OFF(b) REG32((b) + 0x00) #define STM32_GPIO_OTYPER_OFF(b) REG16((b) + 0x04) #define STM32_GPIO_OSPEEDR_OFF(b) REG32((b) + 0x08) @@ -231,14 +215,6 @@ #define STM32_GPIOF_BASE 0x4001c000 #define STM32_GPIOG_BASE 0x40012000 -#define STM32_GPIO_CRL(l) STM32_GPIO_REG32(l, 0x00) -#define STM32_GPIO_CRH(l) STM32_GPIO_REG32(l, 0x04) -#define STM32_GPIO_IDR(l) STM32_GPIO_REG16(l, 0x08) -#define STM32_GPIO_ODR(l) STM32_GPIO_REG16(l, 0x0c) -#define STM32_GPIO_BSRR(l) STM32_GPIO_REG32(l, 0x10) -#define STM32_GPIO_BRR(l) STM32_GPIO_REG16(l, 0x14) -#define STM32_GPIO_LCKR(l) STM32_GPIO_REG16(l, 0x18) - #define STM32_GPIO_CRL_OFF(b) REG32((b) + 0x00) #define STM32_GPIO_CRH_OFF(b) REG32((b) + 0x04) #define STM32_GPIO_IDR_OFF(b) REG16((b) + 0x08) -- cgit v1.2.1